## Game Boy Instruction Cheat Sheet



| (rather than the hag of the same hame)                          |                 |                           |                       |                |                                                                                                                          |
|-----------------------------------------------------------------|-----------------|---------------------------|-----------------------|----------------|--------------------------------------------------------------------------------------------------------------------------|
| 8-Bit Shifts                                                    |                 |                           |                       |                |                                                                                                                          |
| operation variant                                               | on A<br>Z=N=H=0 | on <i>r8</i><br>Z=• N=H=0 | on [HL]<br>Z=● N=H=0  |                | w value for C and subject nost,, b <sub>o</sub> least significant old bit)                                               |
| rotate left through carry (add self and C, meaning RLA ≈ ADC A) | RLA<br>1 s.a.   | RL <i>r8</i><br>2 s.a.    | RL [HL]<br>4/2 s.a.   | b <sub>7</sub> | $b_6 b_5 b_4 b_3 b_2 b_1 b_0 C$                                                                                          |
| rotate left cyclic                                              | RLCA<br>1 s.a.  | RLC <i>r8</i><br>2 s.a.   | RLC [HL]<br>4/2 s.a.  | b <sub>7</sub> | $b_6 b_5 b_4 b_3 b_2 b_1 b_0 b_7$                                                                                        |
| rotate right through carry                                      | RRA<br>1 s.a.   | RR <i>r8</i><br>2 s.a.    | RR [HL]<br>4/2 s.a.   | bo             | C b <sub>7</sub> b <sub>6</sub> b <sub>5</sub> b <sub>4</sub> b <sub>3</sub> b <sub>2</sub> b <sub>1</sub>               |
| rotate right cyclic                                             | RRCA<br>1 s.a.  | RRC <i>r8</i><br>2 s.a.   | RRC [HL]<br>4/2 s.a.  | bo             | $b_0 b_7 b_6 b_5 b_4 b_3 b_2 b_1$                                                                                        |
| rotate by 4 cyclic (swap nibbles)                               |                 | SWAP <i>r8</i> 2 s.a.     | SWAP [HL]<br>4/2 s.a. | 0              | $b_3 b_2 b_1 b_0 b_7 b_6 b_5 b_4$                                                                                        |
| shift left<br>(multiplication by 2)                             |                 | SLA <i>r8</i><br>2 s.a.   | SLA [HL]<br>4/2 s.a.  | b <sub>7</sub> | $b_6 b_5 b_4 b_3 b_2 b_1 b_0 0$                                                                                          |
| shift right arithmetic (signed division by 2, round down)       |                 | SRA <i>r8</i><br>2 s.a.   | SRA [HL]<br>4/2 s.a.  | bo             | $b_7 b_7 b_6 b_5 b_4 b_3 b_2 b_1$                                                                                        |
| shift right logical (unsigned division by 2, round down)        |                 | SRL <i>r8</i><br>2 s.a.   | SRL [HL]<br>4/2 s.a.  | bo             | 0   b <sub>7</sub>   b <sub>6</sub>   b <sub>5</sub>   b <sub>4</sub>   b <sub>3</sub>   b <sub>2</sub>   b <sub>1</sub> |

## Stack Operations by Example before address (byte) pointed to by SP SP moves before each load done before moving SP each load done before moving SP is gen before moving

| Stack Operations                     |                               |                                |            |  |  |
|--------------------------------------|-------------------------------|--------------------------------|------------|--|--|
| operation                            | r16                           | AF                             | PC         |  |  |
| push<br>the value that's in register | PUSH <i>r16</i>               | PUSH AF                        |            |  |  |
| pop<br>top stack element to register | POP <i>r16</i> <sub>3/1</sub> | POP AF<br>3/1 see figure above | RET<br>4/1 |  |  |

F's low nibble is always (

| Increm                 | Increments and Decrements      |                             |                |               |  |  |
|------------------------|--------------------------------|-----------------------------|----------------|---------------|--|--|
| operation              | r8                             | [HL]                        | r16            | SP            |  |  |
| increment (add 1)      | INC <i>r8</i><br>1 Z=• N=0 H=• | INC [HL]<br>3/1 Z=• N=0 H=• | INC r16        | INC SP        |  |  |
| decrement (subtract 1) | DEC <i>r8</i><br>1 Z=● N=1 H=● | DEC [HL]<br>3/1 Z=● N=1 H=● | DEC r16<br>2/1 | DEC SP<br>2/1 |  |  |

| 8-Bit Arithmetics on A                                           |                          |                          |                                  |  |  |
|------------------------------------------------------------------|--------------------------|--------------------------|----------------------------------|--|--|
| operation                                                        | n8                       | r8                       | [HL]                             |  |  |
| add                                                              |                          |                          | ADD [HL]                         |  |  |
| add carry flag and<br>Z=• N=0 H=• C=•                            |                          | ADC <i>r8</i><br>1 s.l.  | ADC [HL]<br>2/1 s.l.             |  |  |
| subtract<br>subtract carry flag and<br>Z=• N=1 H=• C=•           |                          |                          | SUB [HL]<br>SBC [HL]<br>2/1 s.l. |  |  |
| Compare (subtract but leave A) Z := argument==A; C := argument>A | CP <i>n8</i><br>2 s. SUB | CP <i>r8</i><br>1 s. SUB | <b>CP [HL]</b> 2/1 s. SUB        |  |  |

|   | Bitwise/Logic                                          | Opera                   | ations                  | s on A               |
|---|--------------------------------------------------------|-------------------------|-------------------------|----------------------|
|   | operation                                              | with n8                 | with r8                 | with [HL]            |
|   | AND<br>Z=● N=C=0 H=1                                   | AND <i>n8</i> 2 s.l.    | AND <i>r8</i><br>1 s.l. | AND [HL]<br>2/1 s.l. |
|   | OR<br>Z=● N=H=C=0                                      | OR <i>n8</i> 2 s.l.     | OR <i>r8</i><br>1 s.l.  | OR [HL]<br>2/1 s.l.  |
| ] | XOR (exclusive OR)<br>Z=● N=H=C=0                      | XOR <i>n8</i><br>2 s.l. | XOR <i>r8</i><br>1 s.l. | XOR [HL]<br>2/1 s.l. |
| ] | NOT, a unary operation<br>(255–A; XOR 255; complement) | CPL<br>1 N=H=1          |                         |                      |

| ] | Bit Operations             |                                     |                                          |                     |  |  |
|---|----------------------------|-------------------------------------|------------------------------------------|---------------------|--|--|
| ᅵ | operation                  | on <i>u3, r8</i>                    | on <i>u3</i> , [HL]                      | on C=F <sub>4</sub> |  |  |
| ı | load to !Z<br>z=• N=0 H=1  | BIT <i>u3, r8</i> <sub>2 s.l.</sub> | BIT <i>u3</i> , [HL] <sub>3/2 s.l.</sub> |                     |  |  |
|   | reset<br>(set to 0; clear) | RES <i>u3</i> , <i>r8</i>           | RES <i>u3</i> , [HL]                     |                     |  |  |
|   | set<br>(set to 1)          | SET <i>u3, r8</i>                   | SET <i>u3</i> , [HL]                     | SCF<br>1 N=H=0 C=1  |  |  |
|   | complement (apply NOT)     |                                     |                                          | CCF<br>1 N=H=0 C=!C |  |  |



| 16-Bit Arithmetics |                                                     |                 |                                                      |  |
|--------------------|-----------------------------------------------------|-----------------|------------------------------------------------------|--|
| operation          | r16 to HL                                           | SP to HL        | e8 to SP                                             |  |
| add                | ADD HL, r16<br>2/1 N=0 H=• C=•<br>flags set for MSB | 2/1 N=0 H=• C=• | ADD SP, e8<br>4/2 Z=N=0 H=• C=•<br>flags set for LSB |  |
|                    | •                                                   | •               |                                                      |  |

| Jumps, Calls and Returns                                           |                              |                                                  |  |  |  |
|--------------------------------------------------------------------|------------------------------|--------------------------------------------------|--|--|--|
| operation                                                          | always                       | if cc                                            |  |  |  |
| jump anywhere ("LD PC, n16")                                       | JP <i>n16</i>                | JP <i>cc</i> , <i>n</i> 16 (4 true, 3 false)/3   |  |  |  |
| jump relatively<br>to a n16 that's -130125 bytes from here         | JR <i>n16</i> <sub>3/2</sub> | JR <i>cc</i> , <i>n16</i><br>(3 true, 2 false)/2 |  |  |  |
| jump to HL<br>("LD PC, HL")                                        | JP HL                        |                                                  |  |  |  |
| call anything<br>("PUSH PC" of next instruction and JP n16)        | CALL n16<br>6/3              | CALL cc, n16<br>(6 true, 3 false)/3              |  |  |  |
| call 8* <i>u3</i><br>(faster CALL {\$00, \$08, \$10,, \$30, \$38}) | RST <i>n16</i>               |                                                  |  |  |  |
| return<br>("POP PC")                                               | RET<br>4/1                   | RET cc<br>(5 true, 2 false)/1                    |  |  |  |
| return and enable interrupts (shorthand for El followed by RET)    | RETI<br>4/1                  |                                                  |  |  |  |

| Miscellaneous                                                       |                                                           |
|---------------------------------------------------------------------|-----------------------------------------------------------|
| operation                                                           | instruction                                               |
| make A a BCD again<br>after ADD, ADC, SUB, SBC another BCD          | DAA<br>1 Z=• C=(• OR'd with C) H=0                        |
| disable interrupts also done automatically on interrupt             | DI<br>1                                                   |
| enable interrupts after the instruction following EI                | EI<br>1                                                   |
| wait for interrupt in low energy mode                               | HALT -/1 (might read next byte twice)                     |
| apply CGB speed switch if KEY1/SPD (\$FF4D) bit 0 set, otherwise:   | STOP<br>-/2 (might only read the first)                   |
| wait for button press<br>in super low energy mode – requires P1 on! | Beware: STOP has some weird behavior. Might damage a DMG. |
| do nothing (no operation; "INC PC")                                 | NOP                                                       |

LESEVILY DEITHILIOIIS/INOLGILIOII

IEGENDIAS: One of the 8-bit registers (A, B, C, D, E, H, I). F contains flags and doesn't count as r8. n8: An 8-bit are appeare that's explicitly signed. TaG. One of the B-bit register (BC, DE, H, I), composed of the 8 name, e.g. BC's most significant byte MRSIs is shared with register B. This also applies to AF, but it doesn't dedicated SP (stack pointer) and PC (program counter) registers. nIGs A 16-bit integer (usually unsigned). ας